# **Experiment 2 - Sequential Synthesis and FPGA Device Programming**

Mohammad Amin Alinejad- 810199463 / Amirali Shahriary- 810100173

Abstract: In this experiment, we introduced to the concepts of state machines, designed a Serial Transmitter and synthesized in Quartus and implement it on an FPGA device afterward.

Keywords: serial transmitter, sequence detector, state machine, counter, simulation, synthesis, FPGA

#### I. EXPERIMENT

### A. One Pulser

Due to FPGA's clock frequency that is 50KHz, its clock period would be 20ns. And it is much faster than what we need so we have to make a device that solve this.

So, we use one pulser as a solution, One pulser module provides a clock-enable input for the counter and one for the sequence detector. We use its signal which enables the OTHFSM for one clock when required. So, we use one of the push buttons on the FPGA to enable the Sequence Detector and the Counter for one clock after it is pushed.

Verilog description of the one pulser module can be seen below:

Fig 1. One Pulser module Verilog description

## B. Orthogonal State Machine

Orthogonal FSM consists of two part: Moore state machine and a 4-bit counter.



Fig 2. OTHFSM diagram [1]

## 1. Sequence Detector

Sequence detector is Moore machine that when the clock Enable push-button is pushed start to detect a 110101 sequence. It waits for the sequence on the (serIn), when the correct sequence received the (serOutValid) should be 1. The state diagram and the Verilog description of the detector:



Fig 3. 110101 sequence detector SM

Fig 4. 110101 sequence detector Verilog description

#### 2. Counter

The detector waits for the sequence and whenever the 110101 sequence is detected, For the next 10 clock cycles (serIn) will be transmitted to (serOut). To do this, instead of considering 10 empty state- we will need a 4-bit counter with a load signal (rst\_cnt). After that, the counter will count for the next 10 consecutive clock cycles. We need to know when counting is finished. Therefore we have a Co output signal from the counter and as an input for the state machine. Note that during all these times the (serOutvalid) remains one. After 10 clock cycles (serOutValid) will insert and machine searches for next valid sequence.

Fig 5. Counter Verilog description

## C. Seven Segment Display

To watch the counter's output, we use the seven-segment part of the FPGA. But first, we need to assign the appropriate value to each of the seven outputs of the SSD. Each seven segment receives a 4-bit input and displays the HEX value on its 7-bit output. So we use the table below.

|   | Segments |   |   |   |   |   |   |   |   |   |                                |
|---|----------|---|---|---|---|---|---|---|---|---|--------------------------------|
| Α | В        | C | D | a | ь | c | d | е | f | g |                                |
| 0 | 0        | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | For display 0                  |
| 0 | 0        | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | For display 1                  |
| 0 | 0        | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | For display 2                  |
| 0 | 0        | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | For display 3                  |
| 0 | 1        | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | For display 4                  |
| 0 | 1        | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | For display 5                  |
| 0 | 1        | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | For display 6                  |
| 0 | 1        | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | For display 7                  |
| 1 | 0        | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | For display 8                  |
| 1 | 0        | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | For display 9                  |
| 1 | 0        | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | For display A                  |
| 1 | 0        | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | For display b<br>For display C |
| 1 | 1        | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | For display C                  |
| 1 | 1        | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | For display 0                  |
| 1 | 1        | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | For display E                  |
| 1 | 1        | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | ror display r                  |

Table 1. Seven Segment corresponding outputs

Fig 6. HEX display Verilog description

#### D. Serial Transmitter

Now, to complete our Serial Transmitter, we have to connect the components that described before. The circuit will be completed by connecting the components described before. One Pulser's output should be connected to OTHFSM's and counter's (clk\_en) and the counter's output should be connected to SSD as well.

As it was said, now we connect these three components via appropriate wires.

```
immodule fpga(input clk, rst, clk_pb, Ser_In, output[6:0] SSD, output Ser_Out, SerOutValid);
wire clk_en, rst_cnt , inc_cnt, Co;
wire [3:0] cnt_out;
//reg [6:0] hex_data;
Counter cnt_inst(clk_en, rst_cnt, inc_cnt,cnt_out, Co);
one pulser one_inst(clk_pb,clk,rst,clk_en);
Moore_detector_moore_inst(clk_en, clk, rst, Ser_In, Co, inc_cnt, rst_cnt, SerOutValid, Ser_Out);
Hex_display hex_inst(cnt_out, SSD);
endmodule
```

Fig 7. Serial Transmitter Verilog description

#### 1.Simulation

To test the circuit, we provide a testbench. At first give a valid sequence to check detection and then random sequences. Because of the length of test bench code, we just can see a part of the code.

```
module fpja_tb();
reg clk = 1'b0, rst = 1'b0, pb = 1'b0, se_in = 1'b0;
               wire [6:0] hex_out;
              wire ser_out, ser_out_val;
              fpga fpga t(clk, rst, pb, se in, hex out, ser out, ser out val);
               always #10 clk=~clk;
               always #50 pb=~pb;
               initial begin
                       clk=0;
                       rst=1:
                       #10;
                       rst=0;
                       se_in=l'bl;
                       #50;
                       #50;
                       se in=l'bl;
                       #50:
```

Fig 8. Testbench

To simulate the effect of One Pulser (pressing the push button on the FPGA) we alternate pb signal exactly like the clk but with a lower frequency.



Fig 9. Serial transmitter simulation waveform

According to waveform when 110101 sequence is detected, *serOutValid* is asserted for 10 clock cycles (*pb*) and during this time *serOut* is same as *serIn*.

## 2.Synthesis

Synthesize the module in Quartus II. The FPGA code will be the top module. To map the circuit on device we need pin assignment using *Cyclone EP2C20F484C7* manual.



Fig 10. Pin assignment top view

| Node Name                 | Direction | Location | I/O Bank | VREF Group | Fitter Location | I/O Standard     | Reserved | Cur  |
|---------------------------|-----------|----------|----------|------------|-----------------|------------------|----------|------|
| n_ ck                     | Input     | PIN_L1   | 2        | B2_N1      | PIN_L1          | 3.3-V LVdefault) |          | 24mA |
| hex_out[6]                | Output    | PIN_E2   | 2        | B2_N1      | PIN_E2          | 3.3-V LVdefault) |          | 24mA |
| t hex_out[5]              | Output    | PIN_F1   | 2        | B2_N1      | PIN_F1          | 3.3-V LVdefault) |          | 24mA |
| Street hex_out[4]         | Output    | PIN_F2   | 2        | B2_N1      | PIN_F2          | 3.3-V LVdefault) |          | 24mA |
| cut hex_out[3]            | Output    | PIN_H1   | 2        | B2_N1      | PIN_H1          | 3.3-V LVdefault) |          | 24mA |
| thex_out[2]               | Output    | PIN_H2   | 2        | B2_N1      | PIN_H2          | 3.3-V LVdefault) |          | 24mA |
| Sk hex_out[1]             | Output    | PIN_J1   | 2        | B2_N1      | PIN_J1          | 3.3-V LVdefault) |          | 24mA |
| sign hex_out[0]           | Output    | PIN_J2   | 2        | B2_N1      | PIN_J2          | 3.3-V LVdefault) |          | 24mA |
| pb pb                     | Input     | PIN_R21  | 6        | B6_N0      | PIN_R21         | 3.3-V LVdefault) |          | 24mA |
| in_ rst                   | Input     | PIN_L2   | 2        | B2_N1      | PIN_L2          | 3.3-V LVdefault) |          | 24mA |
| se_in                     | Input     | PIN_L22  | 5        | B5_N1      | PIN_L22         | 3.3-V LVdefault) |          | 24mA |
| ser_out                   | Output    | PIN_U22  | 6        | B6_N1      | PIN_U22         | 3.3-V LVdefault) |          | 24mA |
| Ser_out_val               | Output    | PIN_U21  | 6        | B6_N1      | PIN_U21         | 3.3-V LVdefault) |          | 24mA |
| < <new node="">&gt;</new> |           |          |          |            |                 |                  |          |      |

Fig 11. Pin assignment

We use DE1\_Manual to find each port and output location code and assign them by that manner.

After assigning the pins, we compile the project and run it on the FPGA. In the following pertaining images of the implementation and testing can be seen.



Fig 12. Serial transmitter circuit

In this case, Circuit detects the right sequence and count 3 times after that. As we can see *serOutValid* and *serOut* are asserted (second and first green LED respectively).in the next picture we can easily see that *serOut* follows *serIn*. Key 1 is our pulse clk and the first switch is our *serIn*. at last the first pin of seven segment shows counter output.



Fig 13. Serial transmitter circuit

After 6 clocks, we can see the 9 on seven segment output.

On the other hand, you can see that *serOut* light is off due to the input switch is 0.

## 2. Synthesis Results

In this part we can see some timing and planning summary and data analyses according to FPGA implementing.

|   |         |         |      |                                                  |                     |      |      |      | riow summary                                                                  |                                                                                         |  |  |
|---|---------|---------|------|--------------------------------------------------|---------------------|------|------|------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|
|   | Name    | ps.Wait | ps.F | ps.E                                             | ps.D                | ps.C | ps.B | ps.A | Flow Status  Quartus II 32-bit Version  Revision Name                         | Successful - Wed Mar 29 11:44:28 202:<br>12.1 Build 177 11/07/2012 SJ Web Editi<br>fpga |  |  |
| ١ | ps.A    | 0       | 0    | 0                                                | 0                   | 0    | 0    | 0    | Top-level Entity Name<br>Family                                               | fpga<br>Cyclone II                                                                      |  |  |
| ۲ | ps.B    | 0       | 0    | 0                                                | 0                   | 0    | 1    | 1    | Device                                                                        | EP2C20F484C7                                                                            |  |  |
| ٢ | ps.C    | 0       | 0    | 0                                                | 0                   | 1    | 0    | 1    | Timing Models Total logic elements                                            | Final<br>25 / 18,752 ( < 1 % )                                                          |  |  |
| ۴ | ps.D    | 0       | 0    | 0                                                | 1                   | 0    | 0    | 1    | Total combinational functions<br>Dedicated logic registers<br>Total registers | 25 / 18,752 ( < 1 % )                                                                   |  |  |
| ۵ | ps.E    | 0       | 0    | 1                                                | 0                   | 0    | 0    | 1    |                                                                               | 13 / 18,752 ( < 1 % )<br>13                                                             |  |  |
| ۶ | ps.F    | 0       | 1    | 0                                                | 0                   | 0    | 0    | 1    | Total pins                                                                    | 13 / 315 ( 4 % )<br>0                                                                   |  |  |
| ٧ | ps.Wait | 1       | 0    | 0                                                | 0                   | 0    | 0    | 1    | Total virtual pins Total memory bits                                          | 0 / 239,616 (0 %)                                                                       |  |  |
|   |         |         |      | Embedded Multiplier 9-bit elements<br>Total PLLs | 0/52(0%)<br>0/4(0%) |      |      |      |                                                                               |                                                                                         |  |  |

Fig 14. Quartus Synthesis data results

## II. CONCLUSIONS

In this experiment, we learned how to design a state machine by Hoffman model, convert it to Verilog code and implement it on an FPGA by testing a hex counter.

### III. REFERENCES

 Katayoon Basharkhah and Zahra Jahanpeim and Zain Navabi, Digital Logic Laboratory, University of Tehran, Fall 1401.